← EPO Patent Bulletin

ADAPTIVE ARCHITECTURE FOR NEAR-MEMORY COMPUTING SHARING INACTIVE IN-MEMORY COMPUTING DEVICES

Publication EP4711982A1 Kind: A1 Mar 18, 2026

Applicants

STMicroelectronics International N.V.

Inventors

ROSSI, Michele, CAPPETTA, Carmine, MASSA, Riccardo, BOESCH, Thomas, DESOLI, Giuseppe

Abstract

A hardware accelerator includes a plurality of functional circuits, a stream switch, one or more data reshape units coupled to the plurality of functional circuits via the stream switch to stream data to and from functional circuits of the plurality of functional circuits, and one or more In-Memory Computing (IMC) clusters coupled to the stream switch. In operation, inactive IMC devices of at least a subset of the one or more IMC clusters are accessible to at least a subset of the one or more data reshape units, via memory interface independent from the stream switch, to serve as at least part of Tightly-Coupled Memory (TCM) dedicated to at least one of the one or more data reshape units.

IPC Classifications

G06N 3/0464 20230101AFI20260122BHEP G06N 3/063 20230101ALI20260122BHEP

Designated States

AL, AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HR, HU, IE, IS, IT, LI, LT, LU, LV, MC, ME, MK, MT, NL, NO, PL, PT, RO, RS, SE, SI, SK, SM, TR